A FPGA based C runtime hardware accelerator

As the complexity of embedded systems, as well as the range of applications, grows, the demand for low power high-performance systems also increases. Solutions to address these issues have been presented in the literature, addressing techniques to increase performance by replacing software features,...

Full description

Bibliographic Details
Main Author: Garcia, Paulo (author)
Other Authors: Salgado, Filipe (author), Cardoso, Paulo Francisco da Silva (author), Cabral, Jorge (author), Tavares, Adriano (author), Ekpanyapong, M. (author)
Format: conferencePaper
Language:eng
Published: 2011
Subjects:
Online Access:http://hdl.handle.net/1822/15712
Country:Portugal
Oai:oai:repositorium.sdum.uminho.pt:1822/15712
Description
Summary:As the complexity of embedded systems, as well as the range of applications, grows, the demand for low power high-performance systems also increases. Solutions to address these issues have been presented in the literature, addressing techniques to increase performance by replacing software features, namely RTOS primitives, by hardware implementations. This paper presents an acceleration technique at a lower level: the runtime environment. Hardwiring part of a programming language’s runtime environment decreases the required time to perform a task, offering acceleration at a low-level, transparent to higher-level layers. The developed technique was implemented on a FPGA based RISC processor; experimental results showed a decrease in the time required to perform a given task of up to 16%.