A specification patterns system for discrete event systems analysis

As formal verification tools gain popularity, the problem arises of making them more accessible to engineers. A correct understanding of the logics used to express properties of a system's behavior is needed in order to guarantee that properties correctly encode the intent of the verification p...

Full description

Bibliographic Details
Main Author: Campos, J. Creissac (author)
Other Authors: Machado, José Mendes (author)
Format: article
Language:eng
Published: 2013
Subjects:
Online Access:http://hdl.handle.net/1822/26489
Country:Portugal
Oai:oai:repositorium.sdum.uminho.pt:1822/26489
Description
Summary:As formal verification tools gain popularity, the problem arises of making them more accessible to engineers. A correct understanding of the logics used to express properties of a system's behavior is needed in order to guarantee that properties correctly encode the intent of the verification process. Writing appropriate properties, in a logic suitable for verification, is a skillful process. Errors in this step of the process can create serious problems since a false sense of safety is gained with the analysis. However, when compared to the effort put into developing and applying modeling languages, little attention has been devoted to the process of writing properties that accurately capture verification requirements. In this paper we illustrate how a collection of property patterns can help in simplifying the process of generating logical formulae from informally expressed requirements.